Implementa??o de uma classe de c?digos produto com decodifica??o turbo em FPGA

Detalhes bibliográficos
Ano de defesa: 2006
Autor(a) principal: Gaspar, Ivan Sim?es lattes
Orientador(a): Guimar?es, Dayan Adionel lattes
Banca de defesa: Guimar?es, Dayan Adionel lattes, Zandonadi J?nior, Durval lattes, Gomes, Geraldo Gil Ramundo lattes
Tipo de documento: Dissertação
Tipo de acesso: Acesso aberto
Idioma: por
Instituição de defesa: Instituto Nacional de Telecomunica??es
Programa de Pós-Graduação: Mestrado em Engenharia de Telecomunica??es
Departamento: Instituto Nacional de Telecomunica??es
País: Brasil
Palavras-chave em Português:
Área do conhecimento CNPq:
Link de acesso: http://tede.inatel.br:8080/tede/handle/tede/52
Resumo: Abstract This work describes a project sponsored by LINEAR Equipamentos Eletr?nicos S/A and carried out at INATEL. The project aimed to implement a turbo forward error correction scheme with a low complexity block turbo codec assembled in a popular low cost FPGA. The turbo decoding is based on a combination of Pyndiah?s and Wagner's algorithms. Data rates of up to 60 Mbps were achieved using 60% of the resources in the FPGA EP1C6T144C8 produced by Altera. As a complementary result, the use of well-known and didactic simulation tools is explored, allowing the understanding of the specific class of product code and the proper FPGA implementation process. The codec was created with great flexibility using structural and behavioral models, easily translated later into the VHDL language.