Bias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test Throughput

Bibliographic Details
Main Author: Mohammadian, Navid
Publication Date: 2024
Other Authors: Kumar, Dinesh, Fugikawa-Santos, Lucas [UNESP], Leonardo Nogueira, Gabriel [UNESP], Zhang, Shouzhou, Alves, Neri [UNESP], Ballantine, David, Kettle, Jeff
Format: Article
Language: eng
Source: Repositório Institucional da UNESP
Download full: http://dx.doi.org/10.1109/TED.2024.3462693
https://hdl.handle.net/11449/302146
Summary: Indium-gallium-zinc-oxide thin-film transistors (IGZO TFTs) are widely used in numerous applications including displays and are emerging as a promising alternative for flexible IC production due to their high transparency, superior field-effect mobility, and low-temperature processability. However, their stability under different voltage stresses remains a concern, primarily due to carrier trapping in the gate dielectric and point defect creation. This study involves the fabrication of IGZO TFTs and their subsequent bias stress testing in linear and saturation regions. The impact of a passivation layer on top of the active channel is investigated to mitigate bias stress susceptibility. The passivated thin-film transistors (TFTs) exhibit reduced bias stress susceptance, with ΔVT only moderately affected by the positive gate-bias stress (PGBS). This suggests that fewer electrons are being trapped at the interface between the dielectric/semiconductor. Conventional bias stress testing methods for TFTs are time-consuming and depend on air-stable devices. To address this, we introduce a 'voltage step-stress' (VSS) approach. This method offers an accelerated way to conduct bias stress measurements without compromising test accuracy, reducing testing time by 8 hours (a 45% relative reduction).
id UNSP_4c2d048d606aaed83e8442f08f22e25e
oai_identifier_str oai:repositorio.unesp.br:11449/302146
network_acronym_str UNSP
network_name_str Repositório Institucional da UNESP
repository_id_str 2946
spelling Bias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test ThroughputBias stressCYTOPindium-gallium-zinc-oxide (IGZO)passivationthin-film transistors (TFTs)voltage step stress (VSS)Indium-gallium-zinc-oxide thin-film transistors (IGZO TFTs) are widely used in numerous applications including displays and are emerging as a promising alternative for flexible IC production due to their high transparency, superior field-effect mobility, and low-temperature processability. However, their stability under different voltage stresses remains a concern, primarily due to carrier trapping in the gate dielectric and point defect creation. This study involves the fabrication of IGZO TFTs and their subsequent bias stress testing in linear and saturation regions. The impact of a passivation layer on top of the active channel is investigated to mitigate bias stress susceptibility. The passivated thin-film transistors (TFTs) exhibit reduced bias stress susceptance, with ΔVT only moderately affected by the positive gate-bias stress (PGBS). This suggests that fewer electrons are being trapped at the interface between the dielectric/semiconductor. Conventional bias stress testing methods for TFTs are time-consuming and depend on air-stable devices. To address this, we introduce a 'voltage step-stress' (VSS) approach. This method offers an accelerated way to conduct bias stress measurements without compromising test accuracy, reducing testing time by 8 hours (a 45% relative reduction).Engineering and Physical Sciences Research CouncilUniversity of Glasgow James Watt School of EngineeringBangor University School of Computer Science and Electronic EngineeringInstitute of Geosciences and Exact Sciences São Paulo State University (UNESP)São Paulo State University (UNESP) School of ScienceCentral South University of Forestry and Technology Bangor CollegeSão Paulo State University (UNESP) School of Technology and SciencesShandon Diagnostics LtdInstitute of Geosciences and Exact Sciences São Paulo State University (UNESP)São Paulo State University (UNESP) School of ScienceSão Paulo State University (UNESP) School of Technology and SciencesEngineering and Physical Sciences Research Council: EP/W019248/1James Watt School of EngineeringSchool of Computer Science and Electronic EngineeringUniversidade Estadual Paulista (UNESP)Bangor CollegeShandon Diagnostics LtdMohammadian, NavidKumar, DineshFugikawa-Santos, Lucas [UNESP]Leonardo Nogueira, Gabriel [UNESP]Zhang, ShouzhouAlves, Neri [UNESP]Ballantine, DavidKettle, Jeff2025-04-29T19:13:41Z2024-01-01info:eu-repo/semantics/publishedVersioninfo:eu-repo/semantics/article6756-6763http://dx.doi.org/10.1109/TED.2024.3462693IEEE Transactions on Electron Devices, v. 71, n. 11, p. 6756-6763, 2024.1557-96460018-9383https://hdl.handle.net/11449/30214610.1109/TED.2024.34626932-s2.0-85205940596Scopusreponame:Repositório Institucional da UNESPinstname:Universidade Estadual Paulista (UNESP)instacron:UNESPengIEEE Transactions on Electron Devicesinfo:eu-repo/semantics/openAccess2025-04-30T14:04:42Zoai:repositorio.unesp.br:11449/302146Repositório InstitucionalPUBhttp://repositorio.unesp.br/oai/requestrepositoriounesp@unesp.bropendoar:29462025-04-30T14:04:42Repositório Institucional da UNESP - Universidade Estadual Paulista (UNESP)false
dc.title.none.fl_str_mv Bias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test Throughput
title Bias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test Throughput
spellingShingle Bias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test Throughput
Mohammadian, Navid
Bias stress
CYTOP
indium-gallium-zinc-oxide (IGZO)
passivation
thin-film transistors (TFTs)
voltage step stress (VSS)
title_short Bias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test Throughput
title_full Bias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test Throughput
title_fullStr Bias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test Throughput
title_full_unstemmed Bias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test Throughput
title_sort Bias and Temperature Stress Effects in IGZO TFTs and the Application of Step-Stress Testing to Increase Reliability Test Throughput
author Mohammadian, Navid
author_facet Mohammadian, Navid
Kumar, Dinesh
Fugikawa-Santos, Lucas [UNESP]
Leonardo Nogueira, Gabriel [UNESP]
Zhang, Shouzhou
Alves, Neri [UNESP]
Ballantine, David
Kettle, Jeff
author_role author
author2 Kumar, Dinesh
Fugikawa-Santos, Lucas [UNESP]
Leonardo Nogueira, Gabriel [UNESP]
Zhang, Shouzhou
Alves, Neri [UNESP]
Ballantine, David
Kettle, Jeff
author2_role author
author
author
author
author
author
author
dc.contributor.none.fl_str_mv James Watt School of Engineering
School of Computer Science and Electronic Engineering
Universidade Estadual Paulista (UNESP)
Bangor College
Shandon Diagnostics Ltd
dc.contributor.author.fl_str_mv Mohammadian, Navid
Kumar, Dinesh
Fugikawa-Santos, Lucas [UNESP]
Leonardo Nogueira, Gabriel [UNESP]
Zhang, Shouzhou
Alves, Neri [UNESP]
Ballantine, David
Kettle, Jeff
dc.subject.por.fl_str_mv Bias stress
CYTOP
indium-gallium-zinc-oxide (IGZO)
passivation
thin-film transistors (TFTs)
voltage step stress (VSS)
topic Bias stress
CYTOP
indium-gallium-zinc-oxide (IGZO)
passivation
thin-film transistors (TFTs)
voltage step stress (VSS)
description Indium-gallium-zinc-oxide thin-film transistors (IGZO TFTs) are widely used in numerous applications including displays and are emerging as a promising alternative for flexible IC production due to their high transparency, superior field-effect mobility, and low-temperature processability. However, their stability under different voltage stresses remains a concern, primarily due to carrier trapping in the gate dielectric and point defect creation. This study involves the fabrication of IGZO TFTs and their subsequent bias stress testing in linear and saturation regions. The impact of a passivation layer on top of the active channel is investigated to mitigate bias stress susceptibility. The passivated thin-film transistors (TFTs) exhibit reduced bias stress susceptance, with ΔVT only moderately affected by the positive gate-bias stress (PGBS). This suggests that fewer electrons are being trapped at the interface between the dielectric/semiconductor. Conventional bias stress testing methods for TFTs are time-consuming and depend on air-stable devices. To address this, we introduce a 'voltage step-stress' (VSS) approach. This method offers an accelerated way to conduct bias stress measurements without compromising test accuracy, reducing testing time by 8 hours (a 45% relative reduction).
publishDate 2024
dc.date.none.fl_str_mv 2024-01-01
2025-04-29T19:13:41Z
dc.type.status.fl_str_mv info:eu-repo/semantics/publishedVersion
dc.type.driver.fl_str_mv info:eu-repo/semantics/article
format article
status_str publishedVersion
dc.identifier.uri.fl_str_mv http://dx.doi.org/10.1109/TED.2024.3462693
IEEE Transactions on Electron Devices, v. 71, n. 11, p. 6756-6763, 2024.
1557-9646
0018-9383
https://hdl.handle.net/11449/302146
10.1109/TED.2024.3462693
2-s2.0-85205940596
url http://dx.doi.org/10.1109/TED.2024.3462693
https://hdl.handle.net/11449/302146
identifier_str_mv IEEE Transactions on Electron Devices, v. 71, n. 11, p. 6756-6763, 2024.
1557-9646
0018-9383
10.1109/TED.2024.3462693
2-s2.0-85205940596
dc.language.iso.fl_str_mv eng
language eng
dc.relation.none.fl_str_mv IEEE Transactions on Electron Devices
dc.rights.driver.fl_str_mv info:eu-repo/semantics/openAccess
eu_rights_str_mv openAccess
dc.format.none.fl_str_mv 6756-6763
dc.source.none.fl_str_mv Scopus
reponame:Repositório Institucional da UNESP
instname:Universidade Estadual Paulista (UNESP)
instacron:UNESP
instname_str Universidade Estadual Paulista (UNESP)
instacron_str UNESP
institution UNESP
reponame_str Repositório Institucional da UNESP
collection Repositório Institucional da UNESP
repository.name.fl_str_mv Repositório Institucional da UNESP - Universidade Estadual Paulista (UNESP)
repository.mail.fl_str_mv repositoriounesp@unesp.br
_version_ 1834482845234495488