The ALICE Level 0 Pixel Trigger Driver Layer
Main Author: | |
---|---|
Publication Date: | 2008 |
Other Authors: | , , , , , |
Language: | eng |
Source: | Repositórios Científicos de Acesso Aberto de Portugal (RCAAP) |
Download full: | http://hdl.handle.net/1822/41677 |
Summary: | The ALICE Silicon Pixel Detector (SPD) comprises the two innermost layers of the ALICE inner tracker system. The SPD contains 120 detector modules each including 10 readout chips. Each of these pixel chips generates a digital Fast-OR output signal indicating the presence of at least one pixel hit in its pixel matrix. The Pixel Trigger (PIT) System has been implemented to process the 1200 Fast-Or signals from the SPD and provides an input signal to the ALICE Central Trigger Processor (CTP) for the fastest (Level 0) trigger decision within a latency of 800 ns. The PIT processor interfaces with several ALICE systems: it receives input data from the SPD, it accepts configuration commands from the CTP and sends status information to the Alice Experimental Control System (ECS). The PIT control system required an accurate design of hardware and software solutions to implement coordinated operation of the PIT and the ALICE systems to which it interfaces to. We present here the design, the implementation and the first operational experience of the PIT Control and Calibration system. The hardware configuration and control are implemented via the ALICE Detector Data Link, on top of which a custom control system has been implemented. A driver layer has been realized under stringent requirements of robustness and reusability. It qualifies as a general purpose hardware driver for electronic systems equipped with the ALICE DDL front end board (SIU). Various testing and calibration procedures need to be performed on the SPD and the PIT systems in order to provide an optimized trigger signal to the CTP. These include methods to compensate all signals propagation delays and automatic SPD DAC scans to tune the detector response. The PIT control system has been tailored to implement automatically most of the former procedures, requiring coordinated and extensive information exchange between the interfacing systems. |
id |
RCAP_95f5cd61b04cd6cdec80a8ad52b681e1 |
---|---|
oai_identifier_str |
oai:repositorium.sdum.uminho.pt:1822/41677 |
network_acronym_str |
RCAP |
network_name_str |
Repositórios Científicos de Acesso Aberto de Portugal (RCAAP) |
repository_id_str |
https://opendoar.ac.uk/repository/7160 |
spelling |
The ALICE Level 0 Pixel Trigger Driver LayerCERNAliceSilicon Pixel DetectorThe ALICE Silicon Pixel Detector (SPD) comprises the two innermost layers of the ALICE inner tracker system. The SPD contains 120 detector modules each including 10 readout chips. Each of these pixel chips generates a digital Fast-OR output signal indicating the presence of at least one pixel hit in its pixel matrix. The Pixel Trigger (PIT) System has been implemented to process the 1200 Fast-Or signals from the SPD and provides an input signal to the ALICE Central Trigger Processor (CTP) for the fastest (Level 0) trigger decision within a latency of 800 ns. The PIT processor interfaces with several ALICE systems: it receives input data from the SPD, it accepts configuration commands from the CTP and sends status information to the Alice Experimental Control System (ECS). The PIT control system required an accurate design of hardware and software solutions to implement coordinated operation of the PIT and the ALICE systems to which it interfaces to. We present here the design, the implementation and the first operational experience of the PIT Control and Calibration system. The hardware configuration and control are implemented via the ALICE Detector Data Link, on top of which a custom control system has been implemented. A driver layer has been realized under stringent requirements of robustness and reusability. It qualifies as a general purpose hardware driver for electronic systems equipped with the ALICE DDL front end board (SIU). Various testing and calibration procedures need to be performed on the SPD and the PIT systems in order to provide an optimized trigger signal to the CTP. These include methods to compensate all signals propagation delays and automatic SPD DAC scans to tune the detector response. The PIT control system has been tailored to implement automatically most of the former procedures, requiring coordinated and extensive information exchange between the interfacing systems.CERNEuropean Organization for Nuclear Research (CERN)Universidade do MinhoMatos, Cesar Torcato deKluge, AlexCavicchioli, CostanzaRinella, Gianluca AglieriMarangio, GiuseppeRibeiro, A. FernandoMorel, Michel20082008-01-01T00:00:00Zconference paperinfo:eu-repo/semantics/publishedVersionapplication/pdfhttp://hdl.handle.net/1822/41677eng9789290833246http://indico.cern.ch/contributionDisplay.py?contribId=105&sessionId=32&confId=21985info:eu-repo/semantics/openAccessreponame:Repositórios Científicos de Acesso Aberto de Portugal (RCAAP)instname:FCCN, serviços digitais da FCT – Fundação para a Ciência e a Tecnologiainstacron:RCAAP2024-05-11T06:20:17Zoai:repositorium.sdum.uminho.pt:1822/41677Portal AgregadorONGhttps://www.rcaap.pt/oai/openaireinfo@rcaap.ptopendoar:https://opendoar.ac.uk/repository/71602025-05-28T15:49:51.585806Repositórios Científicos de Acesso Aberto de Portugal (RCAAP) - FCCN, serviços digitais da FCT – Fundação para a Ciência e a Tecnologiafalse |
dc.title.none.fl_str_mv |
The ALICE Level 0 Pixel Trigger Driver Layer |
title |
The ALICE Level 0 Pixel Trigger Driver Layer |
spellingShingle |
The ALICE Level 0 Pixel Trigger Driver Layer Matos, Cesar Torcato de CERN Alice Silicon Pixel Detector |
title_short |
The ALICE Level 0 Pixel Trigger Driver Layer |
title_full |
The ALICE Level 0 Pixel Trigger Driver Layer |
title_fullStr |
The ALICE Level 0 Pixel Trigger Driver Layer |
title_full_unstemmed |
The ALICE Level 0 Pixel Trigger Driver Layer |
title_sort |
The ALICE Level 0 Pixel Trigger Driver Layer |
author |
Matos, Cesar Torcato de |
author_facet |
Matos, Cesar Torcato de Kluge, Alex Cavicchioli, Costanza Rinella, Gianluca Aglieri Marangio, Giuseppe Ribeiro, A. Fernando Morel, Michel |
author_role |
author |
author2 |
Kluge, Alex Cavicchioli, Costanza Rinella, Gianluca Aglieri Marangio, Giuseppe Ribeiro, A. Fernando Morel, Michel |
author2_role |
author author author author author author |
dc.contributor.none.fl_str_mv |
Universidade do Minho |
dc.contributor.author.fl_str_mv |
Matos, Cesar Torcato de Kluge, Alex Cavicchioli, Costanza Rinella, Gianluca Aglieri Marangio, Giuseppe Ribeiro, A. Fernando Morel, Michel |
dc.subject.por.fl_str_mv |
CERN Alice Silicon Pixel Detector |
topic |
CERN Alice Silicon Pixel Detector |
description |
The ALICE Silicon Pixel Detector (SPD) comprises the two innermost layers of the ALICE inner tracker system. The SPD contains 120 detector modules each including 10 readout chips. Each of these pixel chips generates a digital Fast-OR output signal indicating the presence of at least one pixel hit in its pixel matrix. The Pixel Trigger (PIT) System has been implemented to process the 1200 Fast-Or signals from the SPD and provides an input signal to the ALICE Central Trigger Processor (CTP) for the fastest (Level 0) trigger decision within a latency of 800 ns. The PIT processor interfaces with several ALICE systems: it receives input data from the SPD, it accepts configuration commands from the CTP and sends status information to the Alice Experimental Control System (ECS). The PIT control system required an accurate design of hardware and software solutions to implement coordinated operation of the PIT and the ALICE systems to which it interfaces to. We present here the design, the implementation and the first operational experience of the PIT Control and Calibration system. The hardware configuration and control are implemented via the ALICE Detector Data Link, on top of which a custom control system has been implemented. A driver layer has been realized under stringent requirements of robustness and reusability. It qualifies as a general purpose hardware driver for electronic systems equipped with the ALICE DDL front end board (SIU). Various testing and calibration procedures need to be performed on the SPD and the PIT systems in order to provide an optimized trigger signal to the CTP. These include methods to compensate all signals propagation delays and automatic SPD DAC scans to tune the detector response. The PIT control system has been tailored to implement automatically most of the former procedures, requiring coordinated and extensive information exchange between the interfacing systems. |
publishDate |
2008 |
dc.date.none.fl_str_mv |
2008 2008-01-01T00:00:00Z |
dc.type.driver.fl_str_mv |
conference paper |
dc.type.status.fl_str_mv |
info:eu-repo/semantics/publishedVersion |
status_str |
publishedVersion |
dc.identifier.uri.fl_str_mv |
http://hdl.handle.net/1822/41677 |
url |
http://hdl.handle.net/1822/41677 |
dc.language.iso.fl_str_mv |
eng |
language |
eng |
dc.relation.none.fl_str_mv |
9789290833246 http://indico.cern.ch/contributionDisplay.py?contribId=105&sessionId=32&confId=21985 |
dc.rights.driver.fl_str_mv |
info:eu-repo/semantics/openAccess |
eu_rights_str_mv |
openAccess |
dc.format.none.fl_str_mv |
application/pdf |
dc.publisher.none.fl_str_mv |
European Organization for Nuclear Research (CERN) |
publisher.none.fl_str_mv |
European Organization for Nuclear Research (CERN) |
dc.source.none.fl_str_mv |
reponame:Repositórios Científicos de Acesso Aberto de Portugal (RCAAP) instname:FCCN, serviços digitais da FCT – Fundação para a Ciência e a Tecnologia instacron:RCAAP |
instname_str |
FCCN, serviços digitais da FCT – Fundação para a Ciência e a Tecnologia |
instacron_str |
RCAAP |
institution |
RCAAP |
reponame_str |
Repositórios Científicos de Acesso Aberto de Portugal (RCAAP) |
collection |
Repositórios Científicos de Acesso Aberto de Portugal (RCAAP) |
repository.name.fl_str_mv |
Repositórios Científicos de Acesso Aberto de Portugal (RCAAP) - FCCN, serviços digitais da FCT – Fundação para a Ciência e a Tecnologia |
repository.mail.fl_str_mv |
info@rcaap.pt |
_version_ |
1833595564315377664 |